## 24 Fall ECEN 704: VLSI Circuit Design Design Pre-lab Report

Lab3: Layout Design Techniques

Name: Yu-Hao Chen

UIN:435009528

Section:601

Professor: Aydin Karsilayan

TA: Troy Buhr

1. What are the absolute minimum dimensions of a transistor? Explain your reasoning. Remember to consider minimum contact size. Do we actually use this minimum size or do we use a slightly larger size for convenience?

The dimensions of a transistor refer to the physical sizes of its key structural elements. According to this definition, I think the minimum dimension of a transistor is determined by the  $\lambda$  rule mentioned by the professor in the lecture. Typically, the minimum dimension is  $2\lambda$ . For example, in the 180nm process, the length (L) of the gate will be  $2\lambda = 180$ nm.



We don't actually use the minimum size; in fact, we usually use slightly lager size. It is because some of the reasons below.

- During fabrication, variations can occur due to reasons like equipment limitations, temperature fluctuations, and material. Using slightly larger size can mitigate these affects and make the performance more predictable.
- Using the absolute minimum channel length increases short-channel effects, leading to issues like leakage currents and lower threshold voltages.
- Also in smaller devices, hot carrier effects will also cause the shift of Vt.
- 2. Draw a common-centroid layout of a simple current mirror with equal size transistors of L = 180nm and W = 16  $\mu$ m. Use a finger width of 500 nm for each transistor segment. Remember to draw the drain, source, gate and bulk connections. Use dummy transistors and all other good layout techniques learned in the lab. Include a floor plan.





3. Design a common-centroid layout for a MOM capacitor array. The capacitors have a ratio of 1.3:1. The capacitor array should consist of eight unit capacitors (i.e. I1 = I 2 = 4) and one non-unit capacitor. Determine the form of the common-centroid layout and interconnect the capacitors. Each unit capacitance should have a separate top and bottom plate. Do not use a common bottom plate. Use the techniques described in the lab manual to give good matching. Also, give the size of the non-unit capacitor. The unit capacitor is  $10.56 \, \mu m \times 10.56 \, \mu m \times 10.56 \, \mu m \times 10.56 \, \mu m$ 

3. 
$$\frac{C1}{c2} = \frac{1}{1.3} = \frac{I_{1} Cu}{I_{2} Cu + N Cu} \Rightarrow \frac{4 Cu}{4(u + N Cu)}$$

$$4(u + N Cu) = 5.2 Cu \qquad N = 1.2$$

$$= 17.845 \mu m$$

$$Where = N \frac{Lo^{2}}{Lhu} = 1.2 \frac{(10.56 \mu)^{2}}{17.845} = 7.498 \mu m$$

$$\frac{d^{2}}{d^{2}} = \frac{1}{1.3} = \frac{1}{1.3} \frac{(10.56 \mu)^{2}}{17.845} = 7.498 \mu m$$

4. Design two matched polysilicon (oprppresx) resistors to realize a total resistance of 12 k $\Omega$  each. Remember to account for contact resistance. Determine the approximate length and width of the diffusion. Use an interdigitized layout with four resistance segments for each resistor. Use good layout techniques.

4. 
$$total = 12k\Omega / 4$$
 each = 3kD.

Rhom = RS X  $\frac{L}{W}$  + 2  $\frac{R_{LON}}{W}$  => 3 = 0.1b5 X  $\frac{L}{W}$  + 2 X  $\frac{0.015}{W}$ 

3 W = 0.165 X L + 0.03 When W = 1.8 (Mm) L = 32.54 (Mm)

(10 times 180 nm)